Western Digital Technologies, Inc.

États‑Unis d’Amérique

Retour au propriétaire

1-5 de 5 pour Western Digital Technologies, Inc. Trier par
Recheche Texte
Brevet
Canada - CIPO
Excluant les filiales
Affiner par Reset Report
Classe IPC
G06F 1/16 - TRAITEMENT ÉLECTRIQUE DE DONNÉES NUMÉRIQUES - Détails non couverts par les groupes et - Détails ou dispositions de structure 1
G06F 1/18 - Installation ou distribution d'énergie 1
G06F 11/14 - Détection ou correction d'erreur dans les données par redondance dans les opérations, p.ex. en utilisant différentes séquences d'opérations aboutissant au même résultat 1
G06F 12/00 - Accès à, adressage ou affectation dans des systèmes ou des architectures de mémoires 1
G06F 12/02 - Adressage ou affectation; Réadressage 1
Voir plus
Résultats pour  brevets

1.

WEAR MANAGEMENT FOR FLASH MEMORY DEVICES

      
Numéro de document 02941172
Statut Délivré - en vigueur
Date de dépôt 2016-09-06
Date de disponibilité au public 2017-03-04
Date d'octroi 2019-03-12
Propriétaire WESTERN DIGITAL TECHNOLOGIES, INC. (USA)
Inventeur(s) Rothberg, Michael Stephen

Abrégé

A machine-implemented method for managing a flash storage system includes receiving a command for a data operation. The method includes determining a projected life value for each of a plurality of flash memory devices in the flash storage system, wherein the projected life value for at least one of the plurality of flash memory devices is higher than the projected life value for at least another one of the plurality of flash memory devices. The method also includes selecting a flash memory block on one of the plurality of flash memory devices for the data operation based on the respective projected life values for the plurality of flash memory devices.

Classes IPC  ?

  • G11C 16/06 - Circuits auxiliaires, p.ex. pour l'écriture dans la mémoire
  • G11C 16/34 - Détermination de l'état de programmation, p.ex. de la tension de seuil, de la surprogrammation ou de la sousprogrammation, de la rétention

2.

APPARATUS AND METHOD FOR SINGLE PASS ENTROPY DETECTION ON DATA TRANSFER

      
Numéro de document 02933370
Statut Délivré - en vigueur
Date de dépôt 2016-06-16
Date de disponibilité au public 2016-12-19
Date d'octroi 2021-02-16
Propriétaire WESTERN DIGITAL TECHNOLOGIES, INC. (USA)
Inventeur(s)
  • Narasimha, Ashwin
  • Singhai, Ashish
  • Karamcheti, Vijay
  • Skandakumaran, Krishanth

Abrégé

Embodiments of the present invention include a memory unit and a processor coupled to a memory unit. The processor is operable to group a plurality of subsets of data from an input data stream and compute a first hash value corresponding to a first grouped subset of data. Additionally, the processor is operable to detect a match between the first hash value and a second hash value stored in a hash table. Furthermore, the processor is also configured to monitor a hash value match frequency for the input data stream in which the processor is operable to increment a counter value responsive to a detection of the match and determine an entropy level for the input data stream based on the counter value relative to a frequent hash value match threshold. The processor can generate an instruction to either initialize performance of a data compression operation when the counter value meets or exceeds the frequent hash value match threshold or refrain from the performance of the data compression operation when the counter value fails to meet the frequent hash value match threshold.

Classes IPC  ?

  • H03M 7/30 - Compression; Expansion; Elimination de données inutiles, p.ex. réduction de redondance
  • G06F 7/00 - Procédés ou dispositions pour le traitement de données en agissant sur l'ordre ou le contenu des données maniées
  • G06F 12/00 - Accès à, adressage ou affectation dans des systèmes ou des architectures de mémoires

3.

SYSTEMS AND METHODS FOR PACKAGING HIGH DENSITY SSDS

      
Numéro de document 02931301
Statut Délivré - en vigueur
Date de dépôt 2014-11-21
Date de disponibilité au public 2015-05-28
Date d'octroi 2019-09-24
Propriétaire WESTERN DIGITAL TECHNOLOGIES, INC. (USA)
Inventeur(s)
  • Herman, Pinchas
  • Radke, William
  • Danilak, Radoslav

Abrégé

In various embodiments, a high-density solid-state storage unit includes a base section and a cassette section having plurality of flash cards. The cassette section can be removably attached to the base section to provide security of data stored on the plurality of flash cards. The cassette section provides for physical security of the flash cards in part through packaging of the enclosure and energy transfer to the base station. The cassette section further provides for security of the data stored on the flash cards in part through a trusted platform module (TPM) embodied as a removable module connected to a universal serial bus (USB) style connector.

Classes IPC  ?

  • G06F 1/16 - TRAITEMENT ÉLECTRIQUE DE DONNÉES NUMÉRIQUES - Détails non couverts par les groupes et - Détails ou dispositions de structure
  • G06F 1/18 - Installation ou distribution d'énergie

4.

USING DUAL PHYS TO SUPPORT MULTIPLE PCIE LINK WIDTHS

      
Numéro de document 02915056
Statut Délivré - en vigueur
Date de dépôt 2014-06-11
Date de disponibilité au public 2014-12-18
Date d'octroi 2021-04-20
Propriétaire WESTERN DIGITAL TECHNOLOGIES, INC. (USA)
Inventeur(s) Yousuf, Farooq

Abrégé

Systems described herein enable PCIe device components to be used with multiple PCIe topologies and with host systems of varying configurations. In some cases, a number of varying PHYs and PCIe cores are utilized to increase the number of applications and/or specifications that may be satisfied with a host interface design. Further, some systems described herein may include a number of synchronizers, clock multiplier units, and selectors to create a hsot interface that can be configured for a number of applications. Despite increasing the flexibility of the usage of systems disclosed herein, costs can be reduced by using the systems of the present disclosure for PCIe based devices.

Classes IPC  ?

  • G06F 13/14 - Gestion de demandes d'interconnexion ou de transfert

5.

SYNCHRONOUS MIRRORING IN NON-VOLATILE MEMORY SYSTEMS

      
Numéro de document 02905355
Statut Délivré - en vigueur
Date de dépôt 2014-03-13
Date de disponibilité au public 2014-09-25
Date d'octroi 2018-02-27
Propriétaire WESTERN DIGITAL TECHNOLOGIES, INC. (USA)
Inventeur(s)
  • Karamcheti, Vijay
  • Mondal, Shibabrata
  • Gowda, Swamy

Abrégé

First data is received for storing in a first asymmetric memory device. A first writing phase is identified as a current writing phase. A first segment included in the first asymmetric memory device is identified as next segment available for writing data. The first data is written to the first segment. Information associated with the first segment is stored, along with information indicating that the first segment is written in the first writing phase. Second data is received for storing in the asymmetric memory. A second segment included in the first asymmetric memory device is identified as the next segment available for writing data. The second data is written to the second segment. Information associated with the second segment and the second memory block is stored along with information indicating that the second segment is written in the second writing phase.

Classes IPC  ?

  • G06F 12/02 - Adressage ou affectation; Réadressage
  • G06F 11/14 - Détection ou correction d'erreur dans les données par redondance dans les opérations, p.ex. en utilisant différentes séquences d'opérations aboutissant au même résultat