Nanya Technology Corporation

Taïwan, Province de Chine

Retour au propriétaire

1-2 de 2 pour Nanya Technology Corporation Trier par
Recheche Texte
Brevet
International - WIPO
Résultats pour  brevets

1.

NEAR PAD ORDERING LOGIC

      
Numéro d'application EP2006000231
Numéro de publication 2006/077047
Statut Délivré - en vigueur
Date de dépôt 2006-01-12
Date de publication 2006-07-27
Propriétaire
  • QIMONDA AG (Allemagne)
  • NANYA TECHNOLOGY CORPORATION (Taïwan, Province de Chine)
Inventeur(s)
  • Fekih-Romdhane, Khaled
  • Liu, Skip Shizhen

Abrégé

Techniques and circuitry that support switching operations required to exchange data between memory arrays and external data pads are provided. In a write path, such switching operations may include latching in and assembling a number of bits sequentially received over a single data pad, reordering those bits based on a type of access mode (e.g., interleaved or sequential), and performing scrambling operations based on chip organization (e.g., x4, x8, or x16) a bank location being accessed. Similar operations may be performed (in reverse order) in a read path, to assemble data to be read out of a device.

Classes IPC  ?

  • G11C 7/10 - Dispositions d'interface d'entrée/sortie [E/S, I/O] de données, p.ex. circuits de commande E/S de données, mémoires tampon de données E/S

2.

INTELLIGENT MEMORY ARRAY SWITCHING LOGIC

      
Numéro d'application EP2006000224
Numéro de publication 2006/077046
Statut Délivré - en vigueur
Date de dépôt 2006-01-12
Date de publication 2006-07-27
Propriétaire
  • INFINEON TECHNOLOGIES AG (Allemagne)
  • NANYA TECHNOLOGY CORPORATION (Taïwan, Province de Chine)
Inventeur(s)
  • Fekih-Romdhane, Khaled
  • Liu, Skip Shizhen

Abrégé

Techniques and circuitry that support switching operations required to exchange data between memory arrays and external data pads are provided. In a write path, such switching operations may include latching in and assembling a number of bits sequentially received over a single data pad, reordering those bits based on a type of access mode (e.g., interleaved or sequential), and performing scrambling operations based on chip organization (e.g., x4, x8, or x16) a bank location being accessed. Similar operations may be performed (in reverse order) in a read path, to assemble data to be read out of a device.

Classes IPC  ?

  • G11C 7/10 - Dispositions d'interface d'entrée/sortie [E/S, I/O] de données, p.ex. circuits de commande E/S de données, mémoires tampon de données E/S