QROMIS, Inc.

United States of America

Back to Profile

1-15 of 15 for QROMIS, Inc. Sort by
Query
Patent
World - WIPO
Aggregations Reset Report
Date
2022 1
2021 1
2019 3
Before 2019 10
IPC Class
H01L 21/02 - Manufacture or treatment of semiconductor devices or of parts thereof 4
H01L 21/20 - Deposition of semiconductor materials on a substrate, e.g. epitaxial growth 4
H01L 21/30 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups 3
H01L 29/20 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds 3
C30B 29/06 - Silicon 2
See more
Found results for  patents

1.

METHODS AND SYSTEMS FOR FABRICATION OF MMIC AND RF DEVICES ON ENGINEERED SUBSTRATES

      
Application Number US2021054835
Publication Number 2022/081749
Status In Force
Filing Date 2021-10-13
Publication Date 2022-04-21
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem

Abstract

A monolithic microwave integrated circuit (MMIC) system includes a growth substrate, a device layer coupled to the growth substrate, a plurality of MMIC device elements coupled to the device layer, and a plurality of metallization structures coupled to the plurality of MMIC device elements. The MMIC system also includes a carrier substrate coupled to the plurality of metallization structures and a cooling structure coupled to the carrier substrate.

IPC Classes  ?

  • H01L 23/34 - Arrangements for cooling, heating, ventilating or temperature compensation

2.

METHOD AND SYSTEM FOR DIFFUSING MAGNESIUM IN GALLIUM NITRIDE MATERIALS USING SPUTTERED MAGNESIUM SOURCES

      
Application Number US2021017434
Publication Number 2021/163175
Status In Force
Filing Date 2021-02-10
Publication Date 2021-08-19
Owner QROMIS, INC. (USA)
Inventor
  • Aktas, Ozgur
  • Odnoblyudov, Vladimir
  • Basceri, Cem

Abstract

A method of forming a doped gallium nitride (GaN) layer includes providing a substrate structure, including a gallium nitride layer, forming a dopant source layer over the gallium nitride layer, and depositing a capping structure over the dopant source layer. The method also includes annealing the substrate structure to diffuse dopants into the gallium nitride layer, removing the capping structure and the dopant source layer, and activating the diffused dopants.

IPC Classes  ?

  • H01L 29/20 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
  • H01L 21/265 - Bombardment with wave or particle radiation with high-energy radiation producing ion implantation
  • H01L 21/32 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After-treatment of these layers; Selection of materials for these layers using masks
  • H01L 21/324 - Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering

3.

METHOD AND SYSTEM FOR FORMING DOPED REGIONS BY DIFFUSION IN GALLIUM NITRIDE MATERIALS

      
Application Number US2019017358
Publication Number 2019/157384
Status In Force
Filing Date 2019-02-08
Publication Date 2019-08-15
Owner QROMIS, INC. (USA)
Inventor
  • Aktas, Ozgur
  • Odnoblyudov, Vladimir
  • Basceri, Cem

Abstract

A method of forming doped regions by diffusion in gallium nitride materials includes providing a substrate structure including a gallium nitride layer and forming a mask on the gallium nitride layer. The mask exposes one or more portions of a top surface of the gallium nitride layer. The method also includes depositing a magnesium-containing gallium nitride layer on the one or more portions of the top surface of the gallium nitride layer and concurrently with depositing the magnesium-containing gallium nitride layer, forming one or more magnesium-doped regions in the gallium nitride layer by diffusing magnesium into the gallium nitride layer through the one or more portions. The magnesium-containing gallium nitride layer provides a source of magnesium dopants. The method further includes removing the magnesium-containing gallium nitride layer and removing the mask.

IPC Classes  ?

  • H01L 21/02 - Manufacture or treatment of semiconductor devices or of parts thereof
  • H01L 29/24 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only inorganic semiconductor materials not provided for in groups , ,  or
  • H01L 29/66 - Types of semiconductor device
  • C03B 23/02 - Re-forming glass sheets

4.

SYSTEMS AND METHOD FOR INTEGRATED DEVICES ON AN ENGINEERED SUBSTRATE

      
Application Number US2018063817
Publication Number 2019/113045
Status In Force
Filing Date 2018-12-04
Publication Date 2019-06-13
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Risbud, Dilip
  • Aktas, Ozgur
  • Basceri, Cem

Abstract

A method of forming a plurality of devices on an engineered substrate structure includes forming an engineered substrate by providing a polycrystalline ceramic core, encapsulating the polycrystalline ceramic core with a first adhesion shell, encapsulating the first adhesion shell with a barrier layer, forming a bonding layer on the barrier layer, and forming a substantially single crystal layer coupled to the bonding layer. The method further comprises forming a buffer layer coupled to the substantially single crystal layer, forming one or more epitaxial III-V layers on the buffer layer according to requirements associated with the plurality of devices, and forming the plurality of devices on the substrate by removing a portion of the one or more epitaxial III-V layers disposed between the plurality of devices and removing a portion of the buffer layer disposed between the plurality of devices.

IPC Classes  ?

  • H01L 21/02 - Manufacture or treatment of semiconductor devices or of parts thereof
  • H01L 21/84 - Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
  • H01L 27/12 - Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
  • H01L 29/04 - Semiconductor bodies characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
  • H01L 29/78 - Field-effect transistors with field effect produced by an insulated gate

5.

POWER AND RF DEVICES IMPLEMENTED USING AN ENGINEERED SUBSTRATE STRUCTURE

      
Application Number US2018059181
Publication Number 2019/090212
Status In Force
Filing Date 2018-11-05
Publication Date 2019-05-09
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem
  • Aktas, Ozgur
  • Farrens, Shari

Abstract

An electronic device includes a support structure comprising a polycrystalline ceramic core, a first adhesion layer coupled to the polycrystalline ceramic core, a conductive layer coupled to the first adhesion layer, a second adhesion layer coupled to the conductive layer, and a barrier layer coupled to the second adhesion layer. The electronic device also includes a buffer layer coupled to the support structure, a contact layer coupled to the buffer layer, and a field-effect transistor (FET) coupled to the contact layer.

IPC Classes  ?

  • H01L 33/00 - SEMICONDUCTOR DEVICES NOT COVERED BY CLASS - Details thereof
  • H01L 21/02 - Manufacture or treatment of semiconductor devices or of parts thereof
  • H01L 21/20 - Deposition of semiconductor materials on a substrate, e.g. epitaxial growth
  • H01L 21/30 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups
  • H01L 21/46 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups
  • H01L 21/683 - Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components for supporting or gripping

6.

VERTICAL GALLIUM NITRIDE SCHOTTKY DIODE

      
Application Number US2018024629
Publication Number 2018/183374
Status In Force
Filing Date 2018-03-27
Publication Date 2018-10-04
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Aktas, Ozgur

Abstract

A vertical Schottky diode includes an ohmic contact, a first epitaxial N-type gallium nitride layer physically contacting the ohmic contact and having a first doping concentration, and a second epitaxial N-type gallium nitride layer physically contacting the first epitaxial N-type gallium nitride layer and having a second doping concentration that is lower than the first doping concentration. The vertical Schottky diode further includes a first edge termination region and a second edge termination region coupled to the second epitaxial N-type gallium nitride layer and separated from each other by a portion of the second epitaxial N-type gallium nitride layer, and a Schottky contact coupled to the portion of the second epitaxial N-type gallium nitride layer, and to the first edge termination region and the second edge termination region.

IPC Classes  ?

7.

RF DEVICE INTEGRATED ON AN ENGINEERED SUBSTRATE

      
Application Number US2018017405
Publication Number 2018/156357
Status In Force
Filing Date 2018-02-08
Publication Date 2018-08-30
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem
  • Aktas, Ozgur

Abstract

A substrate for RF devices includes a polycrystalline ceramic core and an interlayer structure. The interlayer structure includes a first silicon oxide layer coupled to the polycrystalline ceramic core, a polysilicon layer coupled to the first silicon oxide layer, a second silicon oxide layer coupled to the polysilicon layer, a barrier layer coupled to the second silicon oxide layer, a third silicon oxide layer coupled to the barrier layer, and a substantially single crystalline silicon layer coupled to the third silicon oxide layer.

IPC Classes  ?

8.

GALLIUM NITRIDE EXPITAXIAL STRUCTURES FOR POWER DEVICES

      
Application Number US2018013206
Publication Number 2018/136278
Status In Force
Filing Date 2018-01-10
Publication Date 2018-07-26
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Lester, Steve
  • Aktas, Ozgur

Abstract

A method for making a multilayered device on an engineered substrate having a substrate coefficient of thermal expansion includes growing a buffer layer on the engineered substrate, and growing a first epitaxial layer on the buffer layer. The first epitaxial layer is characterized by an epitaxial coefficient of thermal expansion substantially equal to the substrate coefficient of thermal expansion.

IPC Classes  ?

9.

METHOD AND SYSTEM FOR VERTICAL POWER DEVICES

      
Application Number US2017067686
Publication Number 2018/125723
Status In Force
Filing Date 2017-12-20
Publication Date 2018-07-05
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Risbud, Dilip
  • Aktas, Ozgur

Abstract

A method of forming a semiconductor device includes providing an engineered substrate. The engineered substrate includes a polycrystalline ceramic core, a barrier layer encapsulating the polycrystalline ceramic core, a bonding layer coupled to the barrier layer, and a substantially single crystalline silicon layer coupled to the bonding layer. The method further includes forming a Schottky diode coupled to the engineered substrate. The Schottky diode has a top surface and a bottom surface, the bottom surface is coupled to the substantially single crystalline silicon layer. The method further includes forming a Schottky contact coupled to the top surface of the Schottky diode, forming a metal plating coupled to the Schottky contact, removing the engineered substrate to expose the bottom surface of the Schottky diode, and forming an ohmic contact on the bottom surface of the Schottky diode.

IPC Classes  ?

10.

LATERAL HIGH ELECTRON MOBILITY TRANSISTOR WITH INTEGRATED CLAMP DIODE

      
Application Number US2017064726
Publication Number 2018/106698
Status In Force
Filing Date 2017-12-05
Publication Date 2018-06-14
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Aktas, Ozgur

Abstract

A method of forming a semiconductor device includes providing an engineered substrate, forming a gallium nitride layer coupled to the engineered substrate, forming a channel region coupled to the gallium nitride layer by forming an aluminum gallium nitride barrier layer on the front surface of the gallium nitride layer, forming a gate dielectric layer coupled to the aluminum gallium nitride barrier layer in the central portion of the channel region, forming a gate contact coupled to the gate dielectric layer, forming a source contact at the first end of the channel region, forming a via at the second end of the channel region, filling the via with a conductive material, forming a drain contact coupled to the via, removing the engineered substrate to expose the back surface of the epitaxial gallium nitride layer, and forming a drain pad on the back surface of the epitaxial gallium nitride layer.

IPC Classes  ?

  • H01L 29/20 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
  • H01L 29/778 - Field-effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT

11.

ELECTRONIC POWER DEVICES INTEGRATED WITH AN ENGINEERED SUBSTRATE

      
Application Number US2017048172
Publication Number 2018/039316
Status In Force
Filing Date 2017-08-23
Publication Date 2018-03-01
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Risbud, Dilip
  • Aktas, Ozgur
  • Basceri, Cem

Abstract

A power device includes a substrate comprising a polycrystalline ceramic core, a first adhesion layer coupled to the polycrystalline ceramic core, a barrier layer coupled to the first adhesion layer, a bonding layer coupled to the barrier layer, and a substantially single crystal layer coupled to the bonding layer. The power device also includes a buffer layer coupled to the substantially single crystal layer and a channel region coupled to the buffer layer. The channel region comprises a first end, a second end, and a central portion disposed between the first end and the second end. The channel region also includes a channel region barrier layer coupled to the buffer layer. The power device further includes a source contact disposed at the first end of the channel region, a drain contact disposed at the second end of the channel region, and a gate contact coupled to the channel region.

IPC Classes  ?

  • H01L 21/20 - Deposition of semiconductor materials on a substrate, e.g. epitaxial growth
  • H01L 33/06 - SEMICONDUCTOR DEVICES NOT COVERED BY CLASS - Details thereof characterised by the semiconductor bodies with a quantum effect structure or superlattice, e.g. tunnel junction within the light emitting region, e.g. quantum confinement structure or tunnel barrier
  • H01L 29/02 - Semiconductor bodies
  • C30B 29/00 - Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
  • C30B 33/10 - Etching in solutions or melts
  • C30B 33/00 - After-treatment of single crystals or homogeneous polycrystalline material with defined structure

12.

POLYCRYSTALLINE CERAMIC SUBSTRATE AND METHOD OF MANUFACTURE

      
Application Number US2017037213
Publication Number 2017/222873
Status In Force
Filing Date 2017-06-13
Publication Date 2017-12-28
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem
  • Farrens, Shari

Abstract

A method of fabricating a ceramic substrate structure includes providing a ceramic substrate, encapsulating the ceramic substrate in a barrier layer, and forming a bonding layer coupled to the barrier layer. The method further includes removing a portion of the bonding layer to expose at least a portion of the barrier layer and define fill regions, and depositing a second bonding layer on the at least a portion of the exposed barrier layer and the fill regions.

IPC Classes  ?

  • H01L 21/84 - Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
  • H01L 21/20 - Deposition of semiconductor materials on a substrate, e.g. epitaxial growth
  • H01L 21/30 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups
  • H01L 27/12 - Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
  • H01L 33/02 - SEMICONDUCTOR DEVICES NOT COVERED BY CLASS - Details thereof characterised by the semiconductor bodies

13.

ENGINEERED SUBSTRATE STRUCTURE FOR POWER AND RF APPLICATIONS

      
Application Number US2017037252
Publication Number 2017/218536
Status In Force
Filing Date 2017-06-13
Publication Date 2017-12-21
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem
  • Farrens, Shari

Abstract

A substrate includes a support structure comprising: a polycrystalline ceramic core; a first adhesion layer coupled to the polycrystalline ceramic core; a conductive layer coupled to the first adhesion layer; a second adhesion layer coupled to the conductive layer; and a barrier layer coupled to the second adhesion layer. The substrate also includes a silicon oxide layer coupled to the support structure, a substantially single crystalline silicon layer coupled to the silicon oxide layer, and an epitaxial III-V layer coupled to the substantially single crystalline silicon layer.

IPC Classes  ?

  • C30B 25/14 - Feed and outlet means for the gases; Modifying the flow of the reactive gases
  • H01L 21/30 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups
  • H01L 21/8234 - MIS technology
  • H01L 29/16 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System in uncombined form
  • H01L 29/20 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
  • H01L 29/267 - Semiconductor bodies characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups , , , , in different semiconductor regions

14.

WIDE BAND GAP DEVICE INTEGRATED CIRCUIT ARCHITECTURE ON ENGINEERED SUBSTRATE

      
Application Number US2016064405
Publication Number 2017/096032
Status In Force
Filing Date 2016-12-01
Publication Date 2017-06-08
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem

Abstract

Disclosed herein are wide band gap integrated circuits, such as gallium nitride (GaN) integrated circuits, including a plurality of groups of epitaxial layers formed on an engineered substrate, and methods of making the WBG integrated circuits. The epitaxial layers have a coefficient of thermal expansion (CTE) substantially matching the CTE of the engineered substrate. Mesas, internal interconnects, and electrodes configure each group of epitaxial layers into a WBG device. External interconnects connect different WBG devices into a WBG integrated circuit. The CTE matching allows the formation of epitaxial layers with reduced dislocation density and an overall thickness of greater than 10 microns on a six-inch or larger engineered substrate. The large substrate size and thick WBG epitaxial layers allow a large number of high density WBG integrated circuits to be fabricated on a single substrate.

IPC Classes  ?

  • H01L 21/20 - Deposition of semiconductor materials on a substrate, e.g. epitaxial growth
  • C04B 35/00 - Shaped ceramic products characterised by their composition; Ceramic compositions; Processing powders of inorganic compounds preparatory to the manufacturing of ceramic products
  • C30B 29/06 - Silicon
  • C30B 29/36 - Carbides
  • C30B 33/10 - Etching in solutions or melts
  • F21K 99/00 - Subject matter not provided for in other groups of this subclass

15.

LIFT OFF PROCESS FOR CHIP SCALE PACKAGE SOLID STATE DEVICES ON ENGINEERED SUBSTRATE

      
Application Number US2016056271
Publication Number 2017/069962
Status In Force
Filing Date 2016-10-10
Publication Date 2017-04-27
Owner QROMIS, INC. (USA)
Inventor
  • Odnoblyudov, Vladimir
  • Basceri, Cem

Abstract

A method of processing an engineered substrate structure includes providing an engineered substrate structure including a polycrystalline substrate and an engineered layer encapsulating the polycrystalline substrate, forming a sacrificial layer coupled to the engineered layer, joining a solid state device structure to the sacrificial layer, forming one or more channels in the solid state device structure by removing one or more portions of the solid state device structure to expose one or more portions of the sacrificial layer, flowing an etching chemical through the one or more channels to the one or more exposed portions of the sacrificial layer, and dissolving the sacrificial layer by interaction between the etching chemical and the sacrificial layer, thereby separating the engineered substrate structure from the solid state device structure.

IPC Classes  ?

  • H01L 21/302 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups to change the physical characteristics of their surfaces, or to change their shape, e.g. etching, polishing, cutting
  • H01L 21/46 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups
  • H01L 21/461 - Treatment of semiconductor bodies using processes or apparatus not provided for in groups to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
  • H01L 21/463 - Mechanical treatment, e.g. grinding, ultrasonic treatment
  • H01L 21/465 - Chemical or electrical treatment, e.g. electrolytic etching